# EE 724: Electrostatics

Udayan Ganguly
Jan 11, 2024
IIT Bombay

# Assumptions

- This section assumes that there is metal and insulator.
- Semiconductors are not yet introduced.

# Why electrostatics?

- Electrostatics represents the force (motivation) for current flow
- Force is "local"

 Electrostatics is <u>only</u> set by "global" interfaces = contacts



Need to find local potential/electric field – given external V-supplies

# Various MOSFET Devices

Evap. SiO<sub>2</sub>

Au nanocrystal



Common materials are:

Metals, Insulators, Semiconductors arranged in <u>different</u> structures

## **Electrostatics - Plan**

What is exciting about nanoscale transistors → things change at small scales... what is the *reference* of small? Do all things change with scale?

#### No Length Scale

- 1. Conductor & Vacuum (no length-scale)
- 2. Dielectrics (polarizationno length-scale)

#### Example

- → Gate Stack
- → FinFETs

#### Fundamental Length scales

- 3. Bound charges (depletion length)
- 4. Free carrier screening (Debye length)

#### Examples

- → Depletion approximation in MOSCAP
- →Inversion in MOSCAP

# Electrostatics: Charge in Space

Electrostatic Field = action at a distance

### **Properties of Field**

- It flows i.e. field line are conserved
- Gauss Law define source/sink of Electric field: Field lines start in +ve charge and end in –ve charge;
- Stoke Law shows that field line do not cross itself: Field lines repel each other

Gauss Law:

$$\oint_{\mathcal{S}} \mathbf{E} \cdot d\mathbf{a} = \frac{1}{\epsilon_0} Q_{\text{enc}},$$

$$\mathbf{\nabla} \cdot \mathbf{E} = \frac{1}{\epsilon_0} \rho.$$

Stoke's Law:

$$\oint \mathbf{E} \cdot d\mathbf{l} = 0,$$

$$\nabla \times \mathbf{E} = 0.$$

- Compare for magnetic field

Example: What is the error?
What laws does it violate?
Modify the image for a Gauss Law violation

$$\nabla \cdot \mathbf{B} = 0.$$

$$\nabla \times \mathbf{B} = \mu_0 \mathbf{J}.$$

# E'Statics Media: Metal vs. Dielectrics

- Charge inside a medium
  - Free charge (Metal, semiconductor)
  - Bound charge (doping, polarization)
- Metal surface
  - Electrons are free
  - Surface is equipotential.
  - Field line are always normal to metal surface. Why?
    - If not, then parallel component of E field (i.e. not equipotential) will cause electron flow until parallel component is zero.
- Dielectric interfaces
  - $D_{normal}$  is conserved. What is the proof?  $D = \epsilon_o E + P = \epsilon E$  and
    - See Gauss Law using D
  - E<sub>parallel</sub> is conserved. What is the proof?
    - See Stokes Law



## Dielectric Polarization

Dielectric are locally polarized by electric field

$$\mathbf{p} = \alpha \mathbf{E}$$
.

$$\mathbf{P} = \epsilon_0 \chi_e \mathbf{E}$$
.

Experimentally determined polarizability

| Н     | He    | Li   | Be   | C    | Ne    | Na   | Ar   | K    | Cs   |  |
|-------|-------|------|------|------|-------|------|------|------|------|--|
| 0.667 | 0.205 | 24.3 | 5.60 | 1.76 | 0.396 | 24.1 | 1.64 | 43.4 | 59.6 |  |

$$\mathbf{D} = \epsilon_0 \mathbf{E} + \mathbf{P} = \epsilon_0 \mathbf{E} + \epsilon_0 \chi_e \mathbf{E} = \epsilon_0 (1 + \chi_e) \mathbf{E},$$

Electric field depends upon all charge

$$\epsilon_0 \nabla \cdot \mathbf{E} = \rho = \rho_b + \rho_f = -\nabla \cdot \mathbf{P} + \rho_f$$

Electric Displacement depends only on free charge

$$\nabla \cdot \mathbf{D} = \rho_f$$

Q: What is the direction of atomic polarization

Q: Draw charge & field lines inclusive of dipoles to show that E-field reduces in dielectric

$$P/\epsilon_{o}=E_{vac}X$$

Q: Is the reduced field uniform?

Field is uniform beyond a few atomic scale; but nonuniform at atomic scale



# Microscopic vs. effective picture









 $\sigma_{\mathsf{f}}$ 

V



$$P/\epsilon_o = E_{vac}X$$

Large polarization limit → Not realistic



**Microscopic** 

**effective** 

# Simple capacitors in Nanoelectronics





Charge Trap Flash

We will simplify to assume that silicon is a metal. We will later correct for silicon as a semiconductor

 $\vec{\nabla}V = -E; \vec{\nabla}.\vec{E} = \rho/\epsilon$  1D Capacitor

In a capacitor, if a potential V is applied across it; Q: Show that the field outside is zero

C=Q/V depends upon surface charge on conductor;

- 1. Draw charge, electric field, potential due to
  - Free charge
  - Polarization charge
- 2. Use superposition to show final effect Solution:



Step 2: Find free charge D= $\varepsilon E$ ;  $\sigma = D$ 



# 1. Microscopic soln



#### 2. Graphical soln



Two kinds of problems are possible: (i) Given charge find voltage

(ii) Given V, find charge In both cases, connection is through E field relations as E, E<sub>vac</sub>, P are relation is known

#### 3. Analytical Soln

$$C = \frac{\epsilon A}{d}; Q = CV$$

## Exercise



- 1. In a MIM capacitor; if a bias V is applied then what is charge and electric field?
- 2. Removing the bias, if there is a fixed charge sheet  $\sigma$  (/cm<sup>2</sup>), added at x=d/2; calculate max(V). What is the V(x);
- 3. How would max(V) change with x=d/3? (Strategy: can you divide this into two capacitors? Justify)
- 1. Calculate and draw potential profile V(x) if both fixed charge and bias is applied simultaneously.

## 2 approaches: Gauss Law/Poisson's Eqn. Vs Circuit



## 2 approaches: Gauss Law/Poisson's Eqn. Vs Circuit



#### Another example

What is  $\sigma$  is not at center i.e. say at L/4? Case 3:  $\sigma = \sigma'$ ; V = V'Case 2:  $\sigma$ =0; V=V' Case 1:  $\sigma$ = $\sigma'$ ; V=0 V=0 0 0 L/2 Step 3 X Step 4 Step 1 Χ x \* Use super position Step 2 Step 4 X Step 2 Assume flux is equal in +x an d-x Step 1 Step 4 X Step 3 V ٧ X Step 1: Extract C from structure Alternatively; capacitor circuit is V2- V'/4 Step 2: relate V, Q i.e Q=CV used 0 0 0 V2 V floating 0

#### Another example

What is  $\sigma$  is not at center i.e. say at L/4? Case 3:  $\sigma = \sigma'$ ; V = V'Case 2:  $\sigma$ =0; V=V' Case 1:  $\sigma$ = $\sigma'$ ; V=0 V=0 0 0 L/2 Step 3 X Step 4 Step 1 X Χ x \* Use super position Step 2 Step 4 Step 2  $\chi$ Assume flux is equal in +x an d-x Step 1 Step 4 Step 3 V V Step 1: Extract C from structure Alternatively; capacitor circuit is V2- V'/4 Step 2: relate V, Q i.e Q=CV used 0 0 V2 Assume flux is equal in +x floating ٧ 0 an d-x: WRONG

Capacitor solution works easily but Poisson shows that V=V'≠0:

# Circuit approach: Ease & limits





# Circuit approach: Ease & limits



Case 1: 4 dielectric stack can be simplified by describing as 4 capacitors in series. Why is it possible?

Adding" floating" parallel metal plates at interface does change the situation. Essentially as long as we can find an equipotential surface, we can add a metal plate there; This can be true for any structure and dependent on symmetry

Case 2: this cannot be reduced to capacitors circuit easily.

Can you make parallel circuits in case 1? Why do parallel elements work in case 1 but not in case 2?

## Points to remember

- There are different ways to model of the same problem
  - Circuit model vs. detailed physics (PDE) based model
- Each model has various representations
  - Physical picture (e.g. force on strain gauges placed to measure E-field
     )
  - Mathematical formulations
  - Graph
- It is important to be able to work with as many methods and critically understand each others limitations and strengths